

# Audio Dual Matched **NPN Transistor**

# SSM2210

#### FEATURES

- Very Low Voltage Noise ...... @ 100Hz, 1nV/\Hz MAX
- Excellent Current Gain Match ...... 0.5% TYP

- High Gain-Bandwidth Product ...... 200MHz TYP
- Low Cost
- Direct Replacement For LM394BN/CN

#### **ORDERING GUIDE**

| Model         | Temperature<br>Range | Package<br>Description | Package<br>Option |
|---------------|----------------------|------------------------|-------------------|
| SSM2210P      | -40°C to +85°C       | PDIP                   | P-8               |
| SSM2210S      | -40°C to +85°C       | SOIC                   | S-8               |
| SSM2210S-REEL | -40°C to +85°C       | SOIC                   | S-8               |

#### GENERAL DESCRIPTION

The SSM2210 is a dual NPN matched transistor pair specificially designed to meet the requirements of ultra-low noise audio systems.

With its extremely low input base spreading resistance (rbb' is typically 28 $\Omega$ ), and high current gain (h<sub>FE</sub> typically exceeds 600 @ I<sub>C</sub> = 1mA), systems implementing the SSM2210 can achieve outstanding signal-to-noise ratios. This will result in superior performance compared to systems incorporating commercially available monolithic amplifiers.

The equivalent input voltage noise of the SSM2210 is typically only 0.8nV/VHz over the entire audio bandwidth of 20Hz to 20KHz.

Excellent matching of the current gain ( $\Delta h_{FE}$ ) to about 0.5% and low  $V_{OS}$  of less than 50 $\mu$ V (typical) make it ideal for symmetrically balanced designs which reduce high order amplifier harmonic distortion.

Stability of the matching parameters is guaranteed by protection diodes across the base-emitter junction. These diodes prevent degradation of Beta and matching characteristics due to reverse biasing of the base-emitter junction.

The SSM2210 is also an ideal choice for accurate and reliable current biasing and mirroring circuits. Furthermore, since a current mirror's accuracy degrades exponentially with mismatches of  $V_{BE}$ 's between transistor pairs, the low  $V_{OS}$  of the SSM2210 will preclude offset trimming in most circuit applications.

The SSM2210 is offered in an 8-pin epoxy DIP and 8-pin SO, its performance and characteristics are guaranteed over the extended industrial temperature range of -40°C to +85°C.

#### PIN CONNECTIONS



#### ABSOLUTE MAXIMUM RATINGS

| Collector Current (I_)                                                                                                                       | 20mA           |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Emitter Current (I <sub>E</sub> )                                                                                                            |                |
| Collector-Collector Voltage (BVcc)                                                                                                           | 40V            |
| Collector-Base Voltage (BV <sub>CBO</sub> )<br>Collector-Emitter Voltage (BV <sub>CEO</sub> )<br>Emitter-Emitter Voltage (BV <sub>EE</sub> ) | 40V            |
| Collector-Emitter Voltage (BV <sub>CEO</sub> )                                                                                               | 40V            |
| Emitter-Emitter Voltage (BV <sub>FF</sub> )                                                                                                  | 40V            |
| Operating Temperature Range                                                                                                                  | 40°C to +85°C  |
| Storage Temperature                                                                                                                          | 65°C to +125°C |
| Junction Temperature                                                                                                                         | 65°C to +150°C |
| Lead Temperature (Soldering, 60 sec)                                                                                                         | +300°C         |

| PACKAGE TYPE          | θ <sub>jA</sub> (NOTE 1) | θ <sub>jc</sub> | UNITS |
|-----------------------|--------------------------|-----------------|-------|
| 8-Pin Plastic DIP (P) | 110                      | 50              | °C/W  |
| 8-Pin SO (S)          | 160                      | 44              | °C/W  |
|                       |                          |                 |       |

NOTE:

1.  $\Theta_{iA}$  is specified for worst case mounting conditions, i.e.,  $\Theta_{iA}$  is specified for device in socket for P-DIP packages; O is specified for device soldered to printed circuit board for SO packages.

#### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **ELECTRICAL CHARACTERISTICS** at $V_{CB} = 15V$ , $I_C = 10\mu A$ , $T_A = 25^{\circ}C$ , unless otherwise noted.

|                                               |                                    |                                                                                        |                                       | SSM2210 |     |                      |  |
|-----------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------|---------|-----|----------------------|--|
| PARAMETER                                     | SYMBOL                             | CONDITIONS                                                                             | MIN                                   | TYP     | MAX | UNITS                |  |
| Current Gain                                  | h.                                 | I <sub>C</sub> = 1mA (Note 1)                                                          | 300                                   | 605     | -   |                      |  |
| Current Gain                                  | h <sub>FE</sub>                    | I <sub>C</sub> = 10μA                                                                  | 200                                   | 550     | _   |                      |  |
| Current Gain Match                            | ∆h <sub>FE</sub>                   | $10\mu A \le I_C \le 1mA$ (Note 2)                                                     | -                                     | 0.5     | 5   | %                    |  |
|                                               |                                    | I <sub>C</sub> = 1mA, V <sub>CB</sub> = 0 (Note 3)                                     |                                       |         |     | and the state of the |  |
|                                               |                                    | f <sub>a</sub> = 10Hz                                                                  |                                       | 1.6     | 2   | 1 <u></u>            |  |
| Noise Voltage Density                         | en                                 | f <sub>o</sub> = 100Hz                                                                 | _                                     | 0.9     | 1   | nV/√Hz               |  |
|                                               |                                    | f <sub>o</sub> = 1kHz                                                                  | _                                     | 0.85    | 1   |                      |  |
|                                               |                                    | f <sub>o</sub> = 10kHz                                                                 |                                       | 0.85    | 1   |                      |  |
| Offset Voltage                                | Vos                                | V <sub>CB</sub> = 0<br>I <sub>C</sub> = 1mA                                            | -                                     | 10      | 200 | μV                   |  |
| Offset Voltage<br>Change vs V <sub>CB</sub>   | ΔV <sub>OS</sub> /ΔV <sub>CB</sub> | 0 ≤ V <sub>CB</sub> ≤ V <sub>MAX</sub> (Note 4)<br>1µA ≤ I <sub>C</sub> ≤ 1mA (Note 5) | -                                     | 10      | 50  | μV                   |  |
| Offset Voltage Change<br>vs Collector Current | ۵۷ <sub>05</sub> /۵۱ <sub>C</sub>  | $V_{CB} = 0V$<br>1µA ≤ I <sub>C</sub> ≤ 1mA (Note 5)                                   | -                                     | 5       | 70  | μV                   |  |
| Breakdown Voltage                             | BV <sub>CEO</sub>                  |                                                                                        | 40                                    |         | -   | v                    |  |
| Gain-Bandwidth Product                        | f <sub>T</sub>                     | I <sub>C</sub> = 10mA, V <sub>CE</sub> = 10V                                           | _                                     | 200     |     | MHz                  |  |
| Collector-Base<br>Leakage Current             | Ісво                               | V <sub>CB</sub> = V <sub>MAX</sub>                                                     | seen an States File                   | 25      | 500 | рА                   |  |
| Collector-Collector<br>Leakage Current        | lcc                                | V <sub>CC</sub> = V <sub>MAX</sub> (Notes 6, 7)                                        | · · · · · · · · · · · · · · · · · · · | 35      | 500 | pA                   |  |
| Collector-Emitter<br>Leakage Current          | CES                                | $V_{CE} = V_{MAX}$ (Notes 6, 7)<br>$V_{BE} = 0$                                        |                                       | 35      | 500 | pA                   |  |
| Input Bias Current                            | l <sub>B</sub>                     | Ι <sub>C</sub> = 10μΑ                                                                  |                                       | - 7     | 50  | nA                   |  |
| Input Offset Current                          | los                                | Ι <sub>C</sub> = 10μΑ                                                                  | -                                     | _       | 6.2 | nA                   |  |
| Collector Saturation<br>Voltage               | V <sub>CE(SAT)</sub>               | I <sub>C</sub> = 1mA<br>I <sub>B</sub> = 100μA                                         | 11. 12 - 12 (j. s. <del>-</del> )     | 0.05    | 0.2 | v                    |  |
| Output Capacitance                            | C <sub>OB</sub>                    | V <sub>CB</sub> = 15V, I <sub>E</sub> = 0                                              | _                                     | 23      | -   | pF                   |  |
| Bulk Resistance                               | r <sub>ве</sub>                    | $10\mu A \le I_C \le 10mA$ (Note 6)                                                    | -                                     | 0.3     | 1.6 | Ω                    |  |
| Collector-Collector<br>Capacitance            | C <sub>CC</sub>                    | V <sub>CC</sub> = 0                                                                    | -                                     | 35      |     | pF                   |  |

NOTES:

1. Current gain is guaranteed with Collector-Base Voltage (V<sub>CB</sub>) swept from 0 to V<sub>MAX</sub> at the indicated collector currents. 2. Current Gain Match ( $\Delta h_{FE}$ ) is defined as:

$$\Delta h_{FE} = \frac{100(\Delta I_B)(h_{FE}min)}{100(\Delta I_B)(h_{FE}min)}$$

 $\Delta h_{FE} = \frac{I_{C}}{I_{C}}$ 3.. Noise Voltage Density is guaranteed, but not 100% tested. 4. This is the maximum change in V<sub>OS</sub> as V<sub>CB</sub> is swept from 0V to 40V.

5. Measured at I<sub>C</sub> = 10 $\mu$ A and guaranteed by design over the specified range of I<sub>C</sub>. 6. Guaranteed by design. 7. I<sub>CC</sub> and I<sub>CES</sub> are verified by measurement of I<sub>CBO</sub>.

### **ELECTRICAL CHARACTERISTICS** at $V_{CB} = 15V$ , $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ , unless otherwise noted.

| PARAMETER                              | SYMBOL            | CONDITIONS                                                                                        | MIN           | SSM2210<br>TYP                        | МАХ                                   | UNITS |
|----------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|---------------|---------------------------------------|---------------------------------------|-------|
| Current Gain                           | h <sub>FE</sub>   | I <sub>C</sub> = 1mA (Note 1)<br>I <sub>C</sub> = 10μA                                            | 300<br>200    | 5 <sup>m</sup> – 1                    |                                       |       |
| Offset Voltage                         | V <sub>os</sub>   | V <sub>CB</sub> = 0<br>I <sub>C</sub> = 1mA                                                       | ··· · · · · · | · · · · · · · · · · · · · · · · · · · | 220                                   | μV    |
| Average Offset<br>Voltage Drift        | TCV <sub>OS</sub> | $10\mu A \le I_C \le 1mA, 0 \le V_{CB} \le V_{MAX}$ (Note 2)<br>$V_{OS}$ Trimmed to Zero (Note 3) | -             | 0.08<br>0.03                          | 1<br>0.3                              | μV/°C |
| Input Bias Current                     | ۱ <sub>B</sub>    | I <sub>C</sub> = 10μΑ                                                                             | -             | _                                     | 50                                    | nA    |
| Input Offset Current                   | los               | I <sub>C</sub> = 10μΑ                                                                             | -             |                                       | 13                                    | nA    |
| Input Offset<br>Current Drift          | TCI <sub>OS</sub> | I <sub>C</sub> = 10µA (Note 4)                                                                    | _             | 40                                    | 150                                   | pA∕°C |
| Collector-Base<br>Leakage Current      | Ісво              | V <sub>CB</sub> = V <sub>MAX</sub>                                                                | -             | 3                                     |                                       | nA    |
| Collector-Emitter<br>Leakage Current   | CES               | $V_{CE} = V_{MAX}, V_{BE} = 0$                                                                    | _             | 4                                     | · · · · · · · · · · · · · · · · · · · | nA    |
| Collector-Collector<br>Leakage Current | l <sub>cc</sub>   | V <sub>CC</sub> = V <sub>MAX</sub>                                                                | _             | 4                                     |                                       | nA    |

#### NOTES:

1. Current gain is guaranteed with Collector-Base Voltage (V  $_{C\,B}$ ) swept from 0 to V  $_{MAX}$  at the indicated collector current.

2. Guaranteed by V<sub>OS</sub> test (TCV<sub>OS</sub>  $\sim \frac{V_{OS}}{T} \approx V_{BE}$ ), T = 298K for T<sub>A</sub> = 25°C.

3. The initial zero offset voltage is established by adjusting the ratio of I<sub>C1</sub> to I<sub>C2</sub> at T<sub>A</sub> = 25°C. This ratio must be held to 0.003% over the entire temperature range. Measurements are taken at the temperature extremes and 25°C.

4. Guaranteed by design.

#### TYPICAL PERFORMANCE CHARACTERISTICS







## SSM2210–Typical Performance Characteristics

### TYPICAL PERFORMANCE CHARACTERISTICS



#### **TYPICAL PERFORMANCE CHARACTERISTICS** Continued





FIGURE 1: A Low-Noise Wideband Amplifier

#### A VERY LOW-NOISE, WIDEBAND AMPLIFIER

Figure 1 illustrates a low-noise, wide-band amplifier consisting of a high slew rate JFET amplifier, the OP44, and a cascoded differential preamplifier using the SSM2210 transistor pair. The SSM2210 achieves extremely low input voltage noise performance ( $e_n \approx 0.7$  nV/ $\sqrt{Hz}$ ) via a large geometry transistor design which minimizes the base-spreading resistance. This, however, results in relatively higher collector-to-base capacitance ( $C_{OB}$ ) than ordinary small-signal transistors. For high gain stages, the Miller effect of  $C_{OB}$  will limit the voltage gain bandwidth; resorting to a cascode configuration reduces the Miller feedback capacitance, improving stability, bandwidth, and reducing distortion due to base-width modulation. Additionally, cascoding

does not increase the noise figure of the overall amplifier system and reduces the high order harmonic distortion.

The circuit in Figure 1 balances the impedance symmetrically in the differential preamp. This serves to reject common-mode noise injected from the power supplies.

Although the SSM2210's transistors are closely matched, an offset voltage error can still be created by imbalanced source impedances. Accordingly, a precision low-power amplifier (OP-97), configured as a noninverting integrator is implemented which servos-out the offset voltage to less than  $100\mu$ V referred to the input of the amplifier.



**FIGURE 2:** Spectrum Analyzer Display of Wideband Amplifier Noise Spectral Density.  $e_n \approx 1.7 \text{nV}/\sqrt{\text{Hz}}$ 

Figure 2 illustrates the composite amplifier's low voltage noise density of only 1.7nV/VHz @ 1kHz. Figure 3 and Figure 4 show the excellent pulse response and an extremely low distortion of only 0.0015% over the audio bandwidth, respectively.



FIGURE 3: Small-Signal Pulse Response



FIGURE 4: Total Harmonic Distortion vs Frequency



FIGURE 5: D.I.M. vs Frequency

A special test was performed to check for dynamic or transient intermodulation distortion. A square wave of 3.15kHz is mixed with a sine wave probe tone, and the resulting intermodulation distortion was found to be less than 0.002% (Figure 5). This is an impressively low value considering the amplifier's gain of 26dB. Interestingly, the GBW product of the composite amplifier was 63MHz which is much larger than that of the OP44 by itself. This is made possible by the SSM2210's cascoded preamplifier having a wide bandwidth and large signal gain.

The measured performance of this amplifier is summarized in Table 1.

TABLE 1: Measured Performance of the Low-Noise Wideband Amplifier

| Slew-Rate                          | 40V/µs    |
|------------------------------------|-----------|
| Gain-Bandwidth                     | 63.6 MHz  |
| Input Noise Voltage Density @ 1kHz | 1.7nV/√Hz |
| Output Voltage Swing               | ±13V      |
| Input Offset Voltage               | 10µV      |

### 500pV/VHz AMPLIFIER

In situations where low output, low-impedance transducers are used, amplifiers must have very low voltage noise to maintain a good signal-to-noise ratio. The design presented in this application is an operational amplifier with only 500pV/ $\sqrt{Hz}$  of broadband noise. The front end uses SSM2210 low-noise dual transistors to achieve this exceptional performance. The op amp has superb DC specifications compatible with high-precision transducer requirements, and AC specifications suitable for professional audio work.

#### PRINCIPLE OF OPERATION

The design configuration in Figure 6 uses an OP27 op amp (already a low-noise design) preceded by an amplifier consisting of three parallel-connected SSM2210 dual transistors. Base spreading resistance (rbb) generates thermal noise which is reduced by a factor of  $\sqrt{3}$  when the input transistors are parallel connected. Schottky noise, the other major noise-generating mechanism, is minimized by using a relatively high collector current (1mA per device). High current ensures a low dynamic emitter resistance, but does increase the base current and its associated current noise. Higher current noise is relatively unimportant when low-impedance transducers are used.



FIGURE 6: Simplified Schematic

#### CIRCUIT DESCRIPTION

The detailed circuit is shown in Figure 7. A total input-stage emitter current of 6mA is provided by  $Q_4$ . The transistor acts as a true current source to provide the highest possible commonmode rejection.  $R_1$ ,  $R_2$ , and  $R_3$  ensure that this current splits equally among the three input pairs. The constant current in  $Q_4$ is set by using the forward voltage of a GaAsP light-emitting diode as a reference. The difference between this voltage and the base-emitter voltage of a silicon transistor is predictable and constant (to within a few percent) over the military temperature range. The voltage difference, approximately 1V, is impressed across the emitter resistor R<sub>12</sub> which produces a temperaturestable emitter current.

 $\rm R_{6}$  and  $\rm C_{1}$  provide phase compensation for the amplifier and are sufficient to ensure stability at gains of ten and above.

 $\rm R_7$  is an input offset trim that provides approximately  $\pm 300 \mu V$  trim range. The very low drift characteristics of the SSM2210 make it possible to obtain drifts of less than  $0.1 \mu V/^\circ C$  when the offset is nulled close to zero. If this trim is not required, the  $\rm R_4, R_7,$  and  $\rm R_8$  network should be omitted and  $\rm R_5/R_9$  connected directly to V+.



FIGURE 7: Complete Amplifier Schematic

#### AMPLIFIER PERFORMANCE

The measured performance of the op amp is summarized in Table 2. Figure 8 shows the broadband noise spectrum which is flat at about  $500pV/\sqrt{Hz}$ . Figure 9 shows the low-frequency spectrum which illustrates the low 1/f noise corner at 1.5Hz. The low-frequency characteristic in the time domain from 0.1Hz to 10Hz is shown in Figure 10; peak-to-peak amplitude is less than 40nV.

TABLE 2: Measured Performance of the Op Amp

| Input Noise<br>Voltage Density at 1kHz    |          | 500pV/√Hz           |
|-------------------------------------------|----------|---------------------|
| Input Noise<br>Voltage from 0.1Hz to 10Hz |          | 40nV <sub>p-p</sub> |
| Input Noise Current at 1kHz               |          | 1.5pA/√Hz           |
|                                           | G = 10   | 3MHz                |
| Gain-Bandwidth                            | G = 100  | 600kHz              |
|                                           | G = 1000 | 150kHz              |
| Slew Rate                                 |          | 2V/μs               |
| Open-Loop Gain                            |          | 3 x 10 <sup>7</sup> |
| Common-Mode Rejection                     |          | 130dB               |
| Input Bias Current                        |          | 3μΑ                 |
| Supply Current                            |          | 10mA                |
| Nulled TCV <sub>os</sub>                  |          | 0.1µV/°C Max        |
| T.H.D. at 1kHz                            | G = 1000 | 0.002%              |
|                                           |          |                     |



FIGURE 8: Spectrum Analyzer Display – Broadband



FIGURE 9: Spectrum Analyzer Display - Low Frequency



FIGURE 10: Oscilloscope Display

#### CONCLUSION

Using SSM2210 matched transistor pairs operating at a high current level, it is possible to construct a high-performance, lownoise operational amplifier. The circuit uses a minimum of components and achieves performance levels exceeding monolithic amplifiers.



FIGURE 11: Fast Logarithmic Amplifier

#### FAST LOGARITHMIC AMPLIFIER

The circuit of Figure 11 is a modification of a standard logarithmic amplifier configuration. Running the SSM2210 at 2.5mA per side (full-scale) allows a fast response with wide dynamic range. The circuit has a 7 decade current range, a 5 decade voltage range, and is capable of  $2.5\mu s$  settling time to 1% with a 1 to 10V step.

The output follows the equation:

$$V_0 = \frac{R_3 + R_2}{R_2} \frac{kT}{q} \ln \frac{V_{REF}}{V_{IN}}$$

To compensate for the temperature dependence of the kT/q term, a resistor with a positive 0.35%/°C temperature coefficient is chosen for  $R_2$ .

The output is inverted with respect to the input, and is nominally - 1V/decade using the component values indicated.

#### **OUTLINE DIMENSIONS**

#### 8-Lead Plastic Dual In-Line Package [PDIP] [P-Suffix]

(N-8)

Dimensions shown in inches and (millimeters)



COMPLIANT TO JEDEC STANDARDS MO-095AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

8-Lead Standard Small Outline Package [SOIC] Narrow Body [S-Suffix] (R-8)





CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

### **Revision History**

#### Location

 11/03—Data Sheet changed from REV. B to REV. C.

 Changes to ORDERING GUIDE

 Updated OUTLINE DIMENSIONS

 12

Page